## CS/B.tech/IT/Odd/Sem-5th/IT-502/2014-15 9. (a) What is virtual memory? Why is it called virtual? What are the 4 advantages of it? (b) What is locality of reference? Explain the concept of cache memory 3 (c) What are the advantages of split cache memory? 2 (d) Given the following, determine the size of sub-fields in the address for 6 several mapping schemes of cache memory. Main memory size: 512 MB, Cache memory size: 1 MB, Address space of processor: 512 MB, Block size: 128 B, 8 blocks in cache set. 10.(a) Draw the block diagram of a typical vector processor. 4 (b) What are the differences between a scalar instruction and a vector 3 instruction? (c) What do you mean by vector stride? 2 (d) State and explain different types of vector instructions. 6 Write short notes on any three of the following: 3×5 (a) Array processor (b) Cluster computer (c) Data flow computer (d) Systolic architecture (e) ILP

#### CS/B.tech/TT/Odd/Sem-5th/TT-502/2014-15

#### IT-502

#### COMPUTER ARCHITECTURE

Time Allotted: 3 Hours Full Marks: 70

The questions are of equal value.

The figures in the margin indicate full marks.

Candidates are required to give their answers in their own words as far as practicable.

# GROUP A (Multiple Choice Type Questions)

|       | (                                                                       | this chaice type Anesdons) |           |  |  |  |
|-------|-------------------------------------------------------------------------|----------------------------|-----------|--|--|--|
| 1.    | Answer all questions.                                                   |                            | 10×1 = 10 |  |  |  |
| (i)   | ENIAC stands for                                                        |                            |           |  |  |  |
|       | (A) electronic numerical integrator and circulation                     |                            |           |  |  |  |
|       | (B) electronic numerical integrator and calculator                      |                            |           |  |  |  |
|       | (C) electronic numerical integrator and calculation                     |                            |           |  |  |  |
|       | (D) electronic number integrator and calculator                         |                            |           |  |  |  |
| (ii)  | Array processors are put under these categories                         |                            |           |  |  |  |
|       | (A) SISD                                                                | (B) SIMD                   |           |  |  |  |
|       | (C) MISD                                                                | (D) MIMD                   |           |  |  |  |
| (iii) | An architecture in which data is sent in a rhythmic fashion is known as |                            |           |  |  |  |
|       | (A) systolic array                                                      | (B) linear array           |           |  |  |  |
|       | (C) chordal ring                                                        | (D) none of these          |           |  |  |  |
| (iv)  | An n-dimensional hypercube has                                          |                            |           |  |  |  |
|       | (A) n* nodes                                                            | (B) n nodes                |           |  |  |  |
|       | (C) 2 <sup>n</sup> nodes                                                | (D) 2n nodes               |           |  |  |  |
|       |                                                                         |                            |           |  |  |  |

5004 [ [Turn over]

## CS/B.tech/IT/Odd/Sem-5th/IT-502/2014-15

|        | (Short A                                                                                       | GROUP B<br>nswer Type Questions)         |  |  |  |  |
|--------|------------------------------------------------------------------------------------------------|------------------------------------------|--|--|--|--|
|        | (A) dynamic network<br>(C) switch                                                              | (B) static network (D) omega network     |  |  |  |  |
| (x)    | A mesh is an example of                                                                        | (T)                                      |  |  |  |  |
|        | (C) zero distance                                                                              | (D) euclidean distance                   |  |  |  |  |
| ,      | (A) stride                                                                                     | (B) hamming distance                     |  |  |  |  |
| (ix)   | The distance between the vector elements is known as                                           |                                          |  |  |  |  |
|        | (C) 14.50 MIPS                                                                                 | (D) 16.67 MIPS                           |  |  |  |  |
|        | (A) 10.23 MIPS                                                                                 | (B) 12.56 MIPS                           |  |  |  |  |
| (vifi) | If clock $t = 20$ ns, efficiency = 1 and MAL = 3, what will be the throughput of the pipeline? |                                          |  |  |  |  |
|        | (C) 0                                                                                          | (D) 4                                    |  |  |  |  |
|        | (A) I                                                                                          | (B) 2                                    |  |  |  |  |
| (vii)  | When block size equals the                                                                     | entire cache size, the hit ratio becomes |  |  |  |  |
|        | (C) LFU                                                                                        | (D) NRU                                  |  |  |  |  |
|        | (A) FIFO                                                                                       | (B) LRU                                  |  |  |  |  |
| (vi)   | In which of the following p                                                                    | olicies, Belady's anomaly occurs?        |  |  |  |  |
|        | (C) L <sub>t</sub> cache                                                                       | (D) none of these                        |  |  |  |  |
|        | (A) unified cache                                                                              | (B) I and D cache                        |  |  |  |  |
| (v)    | RISC has                                                                                       |                                          |  |  |  |  |

|    | Answer any three questions.                                                    | 3×5 = 15 |  |
|----|--------------------------------------------------------------------------------|----------|--|
| 2. | State and explain Flynn's classification of computer architecture.             | 5        |  |
| 3. | Show that the maximum speed-up of a pipeline is equal to its number of stages. | 5        |  |

2

### CB/B.tech/IT/Odd/Sem-5th/IT-502/2014-15

5004

| 4.     | Discuss about the performance of VLIW processor.                                                       |                                                             |                        |                           |                         |                           |                  | 5         |
|--------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------|---------------------------|-------------------------|---------------------------|------------------|-----------|
| 5.     | What is cache coherence problem? What are several protocols to solve this problem?                     |                                                             |                        |                           |                         |                           | 1+4              |           |
| 6.     | Explain various types of shared memory multiprocessor architecture.                                    |                                                             |                        |                           |                         | 5                         |                  |           |
|        |                                                                                                        | (L                                                          |                        | GROUP C                   |                         | )                         |                  |           |
|        | Answer ar                                                                                              | ny <i>three</i> que                                         | estions.               |                           |                         |                           |                  | 3×15 = 45 |
| 7. (a) | What is t                                                                                              | he differen<br>re?                                          | ce betwee              | en comput                 | er organiz              | ration and                | computer         | 2         |
| (b)    | (b) What is meant by pipeline architecture? How does it improve the speed of execution of a processor? |                                                             |                        |                           |                         | 5                         |                  |           |
| . (c)  |                                                                                                        | the following $t = 20 \text{ ns}$ .                         | -                      | ation table               | for a 4-s               | tage pipel                | ine with a       | 8         |
|        | 1                                                                                                      | 2                                                           | 3                      | 4                         | 5                       | 6                         |                  |           |
|        | ×                                                                                                      | Ţ                                                           |                        |                           |                         | ×                         | S1               |           |
|        |                                                                                                        | ×                                                           |                        | ×                         |                         |                           | S2               |           |
|        |                                                                                                        |                                                             | ж                      |                           |                         |                           | S3               |           |
|        |                                                                                                        |                                                             |                        | ×                         | ×                       |                           | S4               |           |
|        | (ii) Drav<br>(iii) Dete<br>(iv) Dete                                                                   | at are the fo<br>w the state to<br>ermine the formine the p | transition<br>MAL asso | diagram fo<br>ciated with | r scheduli<br>the short | ng the pipe<br>est greedy | eline.<br>cycle. |           |
|        | given<br>(v) Dete                                                                                      | r.<br>ermine the l                                          | ower bou               | nd on the N               | AAL for ti              | his pipeline              | <b>2</b> .       |           |
| 8. (a) | What is th                                                                                             | e arithmeti                                                 | c pipeline             | ? Describe                | with an e               | xample.                   |                  | 4         |
| (b)    |                                                                                                        | you mean l<br>I types of d                                  |                        |                           |                         |                           | ard? What        | 7         |
| (c)    | What is re                                                                                             | egister tagg                                                | ging or da             | ta forward                | ing? Desc               | ribe sever                | al methods       | 4         |

3

HTTP://WWW.MAKAUT.COM

5004

HTTP://WWW.MAKAUT.COM

[Turn over]